# **DAC 2019**

# Toward an Open-Source Digital Flow: First Learnings from the OpenROAD Project

Tutu Ajayi, Vidya A. Chhabria, Mateus Fogaca, Soheil Hashemi, Abdelrahman Hosny, Andrew B. Kahng, Minsoo Kim, Jeongsup Lee, Uday Mallappa, Marina Neseem, Geraldo Pradipta, **Sherief Reda**, Mehdi Saligane, Sachin S. Sapatnekar, Carl Sechen, Mohamed Shalan, William Swartz, Lutong Wang, Zhehong Wang, Mingyu Woo and Bangqi Xu











# Design Crises: Cost, Expertise, Unpredictability

Design cost: not scaling! Design, process roadmaps not coupled



[Figure: Andreas Olofsson, DARPA, ISPD-2018 keynote]

# Design is Too Difficult!

- Tools and flows have steadily increased in complexity
  - -Modern P&R tool: 10000+ commands/options
- Hard to design with latest tools in latest technologies
  - Even harder to predict quality, schedule
  - Expert users required
  - Increased cost and risk not good for industry!
- Still have "CAD" mindset more than "DA" mindset
  - Again: assumes expert users

How do we escape this "local minimum"?

# IDEA: No Human in the Loop, 24 hours

IDEA will create a no-human-in-the-loop hardware compiler for translating source code to layouts of System-On-Chips, System-In-Packages, and Printed Circuit Boards in less than 24 hours

A. Olofsson, DARPA ISPD-2018 keynote

- Part of DARPA Electronics Resurgence Initiative
- Traditional focus: ultimate quality
- New focus = ultimate ease of use
- No humans, 24-hour TAT = "equivalent scaling"
- Overarching goal: designer access to silicon

# theopenroadproject.org



**ANDREW KAHNG\*** 

UC San Diego



**CHUNG-KUAN CHENG** 

**UC San Diego** 



LAWRENCE SAUL SHERIEF REDA\*

UC San Diego



**Brown University** 



**DAVID BLAAUW** 

U. Michigan



U. Michigan



**RONALD DRESLINSKI** 

U. Michigan



**SACHIN SAPATNEKAR\*** 



**CARL SECHEN\*** 

**UT Dallas** 



**BILL SWARTZ** 

**UT Dallas** 



**MATTEO COLTELLA\*** 

Arm



**PAUL PENZES\*** 

Qualcomm

U. Minnesota

# OpenROAD: A New Design Paradigm



Machine Learning is CENTRAL to this

#### Mindsets

- Achieve predictability from the user's POV
- Use cloud/parallel to recover solution quality
- Focus on reducing time and effort = schedule, cost
  - ✓ Quality
  - √ Schedule
  - ✓ Cost

# **Open Source**

- Clarity, better science
  - Leading edge becomes visible and well-defined
  - Advances are verifiable: no more "irreproducible results"!
- Avoid reinventing wheels
  - Field advances more rapidly
- Strong correlation with maturity, health of field
  - Look at AI / ML, computer vision ...
  - -Strategic advantages to researchers and companies alike
- Do for EDA what Linux has done for software
  - Follow on the heels of other open source hardware initiatives





# Also: "Paying It Forward"

- EDA began with open source: SPICE, SUPREM, MAGIC, ESPRESSO, FASTCAP, MIS/SIS, ...
- Many open-source tools continue to be developed today

| Tool         | Provider      | License     | I/O Format |
|--------------|---------------|-------------|------------|
| yosys        | Clifford Wolf | ISC (BSD-2) | Industry   |
| Parquet      | UMich         |             | Academic   |
| NTUPlace 2.0 | NTU           |             | Academic   |
| NTHU GR      | NTHU          |             | Academic   |
| Qrouter      | Tim Edwards   | GPL 2.0     | Industry   |
| OpenTimer2.0 | UIUC          | MIT         | Industry   |
| Rsyn         | UFRGS         | Apache 2.0  | Industry   |

We want to see critical mass, culture of FOSS in our domain

# Initial Target: RTL-to-GDS Layout Generation

- Inputs: .v, .sdc, .lib, .lef
  - -.def, .spef in point tools
  - config files required
  - pre-characterizations required

 Outputs: post-route .def, timing/power estimates

- Alpha release: July 2019
- V1.0 release: June 2020



## Testcases and libraries

#### **Processor Designs**

- Ariane RISC-V based core from ETH
- Vanilla Bean RISC-V based core from Michigan
- Black Parrot Processor core from Washington
- Coyote RISC-V based core from Michigan
- Sparc Core Sparc based core from Princeton
- Cortex-A53 Commercial core from Arm

#### **Test Case Characteristics**

- Number of cells: 200 250,000
- Total cell area: 1,000 1,301,194 um<sup>2</sup>
- Design Utilization: 19% 65%
- Memory/Macros: 0 26
- Library: TSMC 65 nm LP

#### **Accelerator Designs**

- aes
- gcd
- jpeg
- dynamic\_node



Vanilla Bean

OpenROAD > Open-source > Flow (RTL-GDS) Analysis Tools

# 1. Logic and Physical Synthesis

Motivation

- Builds on open-source yosys-abc and adds large support for timing-driven synthesis: (1) physical synthesis, (2) SDC support, and (3) flow optimization
- 1. Physical synthesis (buffering, gate sizing, cloning, logic restructuring, etc)



# 1. Logic and Physical Synthesis

## 2. SDC constraints support

- Integrated an open source SDC Parser in Yosys/ABC
- Add support for some SDC commands in ABC: create\_clock, set\_load, set\_max\_fanout, set\_max\_transition, etc.
- Roadmap for SDC command implementation (e.g., set\_driving\_cell, set\_input\_delay, set\_output\_delay, set\_min\_delay,...)

## 3. Automated synthesis scripting

- Synthesis scripts have 10s-100s of commands crafted by experts
- <u>Approach</u>: Devised a reinforcement learning controller for synthesis.
- Results: ~14% improvement in area and meets timing constraints.



# 2. Floorplan / Powerplan

- Macro packing evolved from UMichigan Parquet B\*-tree-based simulated annealing
  - Halos, channels, etc. rules captured in "config" files
- PDN generation along with endcap, tapcell layout also part of tool
- Verilog to DEF brings synthesis outputs
  - Link: <a href="https://github.com/abk-openroad/OpenROAD-Utilities">https://github.com/abk-openroad/OpenROAD-Utilities</a>





TCAD '03: Fixed-outline floorplanning: Enabling hierarchical design

## 3. Placement

#### RePlAce features

- Timing-driven (OpenSTA timer integrated)
- Mixed-size (macros + cells)
- Electrostatics analogy in analytic placement
- RePlAce used in:
  - Physical synthesis
  - Floorplanning
  - Clock tree synthesis
  - Traditional standard-cell placement
- BSD-3 License



https://github.com/abk-openroad/RePIAce

## 3. Placement

Global routing during routability-driven global placement



# 4. Clock Tree Synthesis

- Evolved from GH-Tree [Han et al., TCAD18] Generalized H-Tree approach
- All commercial tool dependencies in original implementation removed
- One-time technology, library characterization uses OpenSTA
- Sink clustering using capacitated k-means (ILP formulation removed)
- · Heuristic to handle segment length constraints and buffer placement



Clock tree for UM VanillaBean, 16FFC



TCAD'18: Optimal Generalized H-Tree Topology and Buffering for High-Performance and Low-Power Clock Distribution

OpenROAD Flow (RTL-GDS) **Analysis Tools** Motivation Open-source

# 5. Global Routing

- Adaption of BoxRouter 2.0 Cho et al. UT Austin
- LP-based 3D Global Router (glpk)
- GCELL model based
- LEF/DEF input format
- Detailed obstacle and pin support
- Generates ISPD guide format













# 6. Detailed Routing

- Evolved from ISPD18 Detailed Routing contest winner [Kahng et al., ICCAD18]
  - Greedy approach (no ILP formulation) for track assignment
  - LVS-clean initial detailed route at foundry nodes
  - Violation removal accomplished with iterative search and repair (S&R)
- Many foundational components added beyond "academic contest winner"
  - DRC / quick DRC engines, pin access analysis, etc.
- Example (~April 2019) with TSMC65 foundry node
  - 10K-instance design block with ~50% utilization
  - Shown in figure: two S&R iterations reduce #violations from 50487 to 3487









ICCAD'18: TritonRoute: An Initial Detailed Router for Advanced VLSI Technologies

# Analysis tools: 1. Static Timing Analysis

- OpenSTA: open-sourced static timing analysis tool
  - Developer: James Cherry (Parallax Software)
  - -Tested with ASAP7, GF14, TSMC16, ST28, etc.
  - Integrated into several aspects of the tool
  - -GPLv3 license

#### aes\_cipher\_top (28nm, 12T, clkp=1000ps)



| aes_cipher_top    | WNS (ps) | TNS (ps) | #viol. |
|-------------------|----------|----------|--------|
| Signoff STA       | -61      | -289     | 7      |
| OpenSTA (arnoldi) | -57      | -314     | 9      |

https://github.com/abk-openroad/OpenSTA

# Analysis tools: 2. Parasitic Extraction



Results of comparing regression model SPEF with industry-tool SPEF on the AES design (CMP28 PDK)

- Total R, C: Mean error = -3% (pessimistic)
- Cell delay [all timing arcs] (CMP28): Mean error = -4% (pessimistic)



### Conclusions

- OpenROAD = digital layout, no-humans, 24-hours, open source
- Open source (FOSS ecosystem, etc.) restores productivity and attractiveness of academic innovation
- OpenRoad's first year focus is developing the basic design flow using 65 nm
- Second year will focus on database development, support of more advanced nodes, machine-learning driven optimizations, runtime improvements
- Alpha release in late July 2019 (not available till then)
  - https://github.com/The-OpenROAD-Project
  - https://flow.theopenroadproject.org



# **THANK YOU!**

Open-Source Birds-of-a-Feather DAC meeting Wed 7pm N256 2nd WOSET co-located with ICCAD 2019

# Why Open Source is Critical Now

• Extreme consolidation: 2 fabs, 2 EDA companies, at most 3 standing in GPU, FPGA, Mobile SOC, ...

- Design technology is higher-value
- Private-label EDA is inevitable
  - One of few levers for differentiation
- Foundry: protect IP leakage, roadmap mechanisms
- Fabless: protect key SOC methodology, design innovation that otherwise leaks to competitors
- EDA: more useful research, in more usable forms
- Academia: see previous slides (and, engage ... or not)



better than current DTCO

# Design Crises: Cost, Expertise, Unpredictability

Design cost: not scaling

Design, process roadmaps not coupled

DARPA

Has EDA failed to keep up with Moore's Law?



[Figure: Andreas Olofsson, DARPA, ISPD-2018 keynote]

Quality: also not scaling

Available density: 2x/node

Realizable density: 1.6x/node



Figure: UCSD / 2013 ITRS